2015-06-10 13:06:48 +01:00
|
|
|
/*
|
|
|
|
* This file is part of the Micro Python project, http://micropython.org/
|
|
|
|
*
|
|
|
|
* The MIT License (MIT)
|
|
|
|
*
|
|
|
|
* Copyright (c) 2015 Damien P. George
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
|
|
* in the Software without restriction, including without limitation the rights
|
|
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
|
|
* furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
|
|
|
|
* AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
|
|
* THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <stdio.h>
|
|
|
|
#include <string.h>
|
|
|
|
#include <stdint.h>
|
2015-07-28 16:36:26 +01:00
|
|
|
#include STM32_HAL_H
|
2015-06-10 13:06:48 +01:00
|
|
|
|
|
|
|
#include "dma.h"
|
2015-10-31 17:44:20 +00:00
|
|
|
#include "py/obj.h"
|
|
|
|
#include "irq.h"
|
2015-06-10 13:06:48 +01:00
|
|
|
|
2015-11-24 15:06:14 +00:00
|
|
|
#define NSTREAMS_PER_CONTROLLER_LOG2 (3)
|
|
|
|
#define NSTREAMS_PER_CONTROLLER (1 << NSTREAMS_PER_CONTROLLER_LOG2)
|
2015-11-16 01:02:43 +00:00
|
|
|
#define NCONTROLLERS (2)
|
|
|
|
#define NSTREAM (NCONTROLLERS * NSTREAMS_PER_CONTROLLER)
|
2015-06-10 13:06:48 +01:00
|
|
|
|
|
|
|
static const uint8_t dma_irqn[NSTREAM] = {
|
|
|
|
DMA1_Stream0_IRQn,
|
|
|
|
DMA1_Stream1_IRQn,
|
|
|
|
DMA1_Stream2_IRQn,
|
|
|
|
DMA1_Stream3_IRQn,
|
|
|
|
DMA1_Stream4_IRQn,
|
|
|
|
DMA1_Stream5_IRQn,
|
|
|
|
DMA1_Stream6_IRQn,
|
|
|
|
DMA1_Stream7_IRQn,
|
|
|
|
DMA2_Stream0_IRQn,
|
|
|
|
DMA2_Stream1_IRQn,
|
|
|
|
DMA2_Stream2_IRQn,
|
|
|
|
DMA2_Stream3_IRQn,
|
|
|
|
DMA2_Stream4_IRQn,
|
|
|
|
DMA2_Stream5_IRQn,
|
|
|
|
DMA2_Stream6_IRQn,
|
|
|
|
DMA2_Stream7_IRQn,
|
|
|
|
};
|
|
|
|
|
2015-06-22 14:24:59 +01:00
|
|
|
// Default parameters to dma_init() shared by spi and i2c; Channel and Direction
|
|
|
|
// vary depending on the peripheral instance so they get passed separately
|
|
|
|
const DMA_InitTypeDef dma_init_struct_spi_i2c = {
|
|
|
|
.Channel = 0,
|
|
|
|
.Direction = 0,
|
|
|
|
.PeriphInc = DMA_PINC_DISABLE,
|
|
|
|
.MemInc = DMA_MINC_ENABLE,
|
|
|
|
.PeriphDataAlignment = DMA_PDATAALIGN_BYTE,
|
|
|
|
.MemDataAlignment = DMA_MDATAALIGN_BYTE,
|
|
|
|
.Mode = DMA_NORMAL,
|
|
|
|
.Priority = DMA_PRIORITY_LOW,
|
|
|
|
.FIFOMode = DMA_FIFOMODE_DISABLE,
|
|
|
|
.FIFOThreshold = DMA_FIFO_THRESHOLD_FULL,
|
|
|
|
.MemBurst = DMA_MBURST_INC4,
|
|
|
|
.PeriphBurst = DMA_PBURST_INC4
|
|
|
|
};
|
|
|
|
|
2015-06-10 13:06:48 +01:00
|
|
|
static DMA_HandleTypeDef *dma_handle[NSTREAM] = {NULL};
|
2015-11-16 01:02:43 +00:00
|
|
|
static uint8_t dma_last_channel[NSTREAM];
|
|
|
|
static volatile uint32_t dma_enable_mask = 0;
|
|
|
|
|
|
|
|
volatile dma_idle_count_t dma_idle;
|
|
|
|
|
|
|
|
#define DMA1_ENABLE_MASK 0x00ff // Bits in dma_enable_mask corresponfing to DMA1
|
|
|
|
#define DMA2_ENABLE_MASK 0xff00 // Bits in dma_enable_mask corresponding to DMA2
|
|
|
|
#define DMA_INVALID_CHANNEL 0xff // Value stored in dma_last_channel which means invalid
|
|
|
|
|
|
|
|
#define DMA_CHANNEL_AS_UINT8(dma_channel) (((dma_channel) & DMA_SxCR_CHSEL) >> 24)
|
2015-06-10 13:06:48 +01:00
|
|
|
|
2015-06-10 14:25:54 +01:00
|
|
|
void DMA1_Stream0_IRQHandler(void) { IRQ_ENTER(DMA1_Stream0_IRQn); if (dma_handle[0] != NULL) { HAL_DMA_IRQHandler(dma_handle[0]); } IRQ_EXIT(DMA1_Stream0_IRQn); }
|
|
|
|
void DMA1_Stream1_IRQHandler(void) { IRQ_ENTER(DMA1_Stream1_IRQn); if (dma_handle[1] != NULL) { HAL_DMA_IRQHandler(dma_handle[1]); } IRQ_EXIT(DMA1_Stream1_IRQn); }
|
|
|
|
void DMA1_Stream2_IRQHandler(void) { IRQ_ENTER(DMA1_Stream2_IRQn); if (dma_handle[2] != NULL) { HAL_DMA_IRQHandler(dma_handle[2]); } IRQ_EXIT(DMA1_Stream2_IRQn); }
|
|
|
|
void DMA1_Stream3_IRQHandler(void) { IRQ_ENTER(DMA1_Stream3_IRQn); if (dma_handle[3] != NULL) { HAL_DMA_IRQHandler(dma_handle[3]); } IRQ_EXIT(DMA1_Stream3_IRQn); }
|
|
|
|
void DMA1_Stream4_IRQHandler(void) { IRQ_ENTER(DMA1_Stream4_IRQn); if (dma_handle[4] != NULL) { HAL_DMA_IRQHandler(dma_handle[4]); } IRQ_EXIT(DMA1_Stream4_IRQn); }
|
|
|
|
void DMA1_Stream5_IRQHandler(void) { IRQ_ENTER(DMA1_Stream5_IRQn); if (dma_handle[5] != NULL) { HAL_DMA_IRQHandler(dma_handle[5]); } IRQ_EXIT(DMA1_Stream5_IRQn); }
|
|
|
|
void DMA1_Stream6_IRQHandler(void) { IRQ_ENTER(DMA1_Stream6_IRQn); if (dma_handle[6] != NULL) { HAL_DMA_IRQHandler(dma_handle[6]); } IRQ_EXIT(DMA1_Stream6_IRQn); }
|
|
|
|
void DMA1_Stream7_IRQHandler(void) { IRQ_ENTER(DMA1_Stream7_IRQn); if (dma_handle[7] != NULL) { HAL_DMA_IRQHandler(dma_handle[7]); } IRQ_EXIT(DMA1_Stream7_IRQn); }
|
|
|
|
void DMA2_Stream0_IRQHandler(void) { IRQ_ENTER(DMA2_Stream0_IRQn); if (dma_handle[8] != NULL) { HAL_DMA_IRQHandler(dma_handle[8]); } IRQ_EXIT(DMA2_Stream0_IRQn); }
|
|
|
|
void DMA2_Stream1_IRQHandler(void) { IRQ_ENTER(DMA2_Stream1_IRQn); if (dma_handle[9] != NULL) { HAL_DMA_IRQHandler(dma_handle[9]); } IRQ_EXIT(DMA2_Stream1_IRQn); }
|
|
|
|
void DMA2_Stream2_IRQHandler(void) { IRQ_ENTER(DMA2_Stream2_IRQn); if (dma_handle[10] != NULL) { HAL_DMA_IRQHandler(dma_handle[10]); } IRQ_EXIT(DMA2_Stream2_IRQn); }
|
|
|
|
void DMA2_Stream3_IRQHandler(void) { IRQ_ENTER(DMA2_Stream3_IRQn); if (dma_handle[11] != NULL) { HAL_DMA_IRQHandler(dma_handle[11]); } IRQ_EXIT(DMA2_Stream3_IRQn); }
|
|
|
|
void DMA2_Stream4_IRQHandler(void) { IRQ_ENTER(DMA2_Stream4_IRQn); if (dma_handle[12] != NULL) { HAL_DMA_IRQHandler(dma_handle[12]); } IRQ_EXIT(DMA2_Stream4_IRQn); }
|
|
|
|
void DMA2_Stream5_IRQHandler(void) { IRQ_ENTER(DMA2_Stream5_IRQn); if (dma_handle[13] != NULL) { HAL_DMA_IRQHandler(dma_handle[13]); } IRQ_EXIT(DMA2_Stream5_IRQn); }
|
|
|
|
void DMA2_Stream6_IRQHandler(void) { IRQ_ENTER(DMA2_Stream6_IRQn); if (dma_handle[14] != NULL) { HAL_DMA_IRQHandler(dma_handle[14]); } IRQ_EXIT(DMA2_Stream6_IRQn); }
|
|
|
|
void DMA2_Stream7_IRQHandler(void) { IRQ_ENTER(DMA2_Stream7_IRQn); if (dma_handle[15] != NULL) { HAL_DMA_IRQHandler(dma_handle[15]); } IRQ_EXIT(DMA2_Stream7_IRQn); }
|
2015-06-10 13:06:48 +01:00
|
|
|
|
2015-11-16 01:02:43 +00:00
|
|
|
#define DMA1_IS_CLK_ENABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_DMA1EN) != 0)
|
|
|
|
#define DMA2_IS_CLK_ENABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_DMA2EN) != 0)
|
|
|
|
|
2015-06-10 13:06:48 +01:00
|
|
|
static int get_dma_id(DMA_Stream_TypeDef *dma_stream) {
|
2015-11-16 01:02:43 +00:00
|
|
|
int dma_id;
|
|
|
|
if (dma_stream < DMA2_Stream0) {
|
|
|
|
dma_id = dma_stream - DMA1_Stream0;
|
|
|
|
} else {
|
|
|
|
dma_id = NSTREAMS_PER_CONTROLLER + (dma_stream - DMA2_Stream0);
|
|
|
|
}
|
|
|
|
return dma_id;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Resets the idle counter for the DMA controller associated with dma_id.
|
|
|
|
static void dma_tickle(int dma_id) {
|
2015-11-24 15:06:14 +00:00
|
|
|
dma_idle.counter[(dma_id >> NSTREAMS_PER_CONTROLLER_LOG2) & 1] = 1;
|
2015-11-16 01:02:43 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void dma_enable_clock(int dma_id) {
|
|
|
|
// We don't want dma_tick_handler() to turn off the clock right after we
|
|
|
|
// enable it, so we need to mark the channel in use in an atomic fashion.
|
|
|
|
mp_uint_t irq_state = MICROPY_BEGIN_ATOMIC_SECTION();
|
|
|
|
uint32_t old_enable_mask = dma_enable_mask;
|
|
|
|
dma_enable_mask |= (1 << dma_id);
|
|
|
|
MICROPY_END_ATOMIC_SECTION(irq_state);
|
|
|
|
|
|
|
|
if (dma_id <= 7) {
|
|
|
|
if (((old_enable_mask & DMA1_ENABLE_MASK) == 0) && !DMA1_IS_CLK_ENABLED()) {
|
|
|
|
__DMA1_CLK_ENABLE();
|
|
|
|
|
|
|
|
// We just turned on the clock. This means that anything stored
|
|
|
|
// in dma_last_channel (for DMA1) needs to be invalidated.
|
|
|
|
|
|
|
|
for (int channel = 0; channel < NSTREAMS_PER_CONTROLLER; channel++) {
|
|
|
|
dma_last_channel[channel] = DMA_INVALID_CHANNEL;
|
|
|
|
}
|
|
|
|
}
|
2015-06-10 13:06:48 +01:00
|
|
|
} else {
|
2015-11-16 01:02:43 +00:00
|
|
|
if (((old_enable_mask & DMA2_ENABLE_MASK) == 0) && !DMA2_IS_CLK_ENABLED()) {
|
|
|
|
__DMA2_CLK_ENABLE();
|
|
|
|
|
|
|
|
// We just turned on the clock. This means that anything stored
|
|
|
|
// in dma_last_channel (for DMA1) needs to be invalidated.
|
|
|
|
|
|
|
|
for (int channel = NSTREAMS_PER_CONTROLLER; channel < NSTREAM; channel++) {
|
|
|
|
dma_last_channel[channel] = DMA_INVALID_CHANNEL;
|
|
|
|
}
|
|
|
|
}
|
2015-06-10 13:06:48 +01:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-11-16 01:02:43 +00:00
|
|
|
static void dma_disable_clock(int dma_id) {
|
|
|
|
// We just mark the clock as disabled here, but we don't actually disable it.
|
|
|
|
// We wait for the timer to expire first, which means that back-to-back
|
|
|
|
// transfers don't have to initialize as much.
|
|
|
|
dma_tickle(dma_id);
|
|
|
|
dma_enable_mask &= ~(1 << dma_id);
|
|
|
|
}
|
|
|
|
|
2015-06-22 14:24:59 +01:00
|
|
|
void dma_init(DMA_HandleTypeDef *dma, DMA_Stream_TypeDef *dma_stream, const DMA_InitTypeDef *dma_init, uint32_t dma_channel, uint32_t direction, void *data) {
|
2015-06-10 13:06:48 +01:00
|
|
|
int dma_id = get_dma_id(dma_stream);
|
|
|
|
//printf("dma_init(%p, %p(%d), 0x%x, 0x%x, %p)\n", dma, dma_stream, dma_id, (uint)dma_channel, (uint)direction, data);
|
|
|
|
|
2015-11-16 01:02:43 +00:00
|
|
|
// Some drivers allocate the DMA_HandleTypeDef from the stack
|
|
|
|
// (i.e. dac, i2c, spi) and for those cases we need to clear the
|
|
|
|
// structure so we don't get random values from the stack)
|
2015-06-10 13:06:48 +01:00
|
|
|
memset(dma, 0, sizeof(*dma));
|
|
|
|
|
|
|
|
// set global pointer for IRQ handler
|
|
|
|
dma_handle[dma_id] = dma;
|
|
|
|
|
2015-06-22 14:24:59 +01:00
|
|
|
// initialise parameters
|
2015-06-10 13:06:48 +01:00
|
|
|
dma->Instance = dma_stream;
|
2015-06-22 14:24:59 +01:00
|
|
|
dma->Init = *dma_init;
|
2015-06-10 13:06:48 +01:00
|
|
|
dma->Init.Direction = direction;
|
2015-06-22 14:24:59 +01:00
|
|
|
dma->Init.Channel = dma_channel;
|
2015-06-10 13:06:48 +01:00
|
|
|
|
|
|
|
// half of __HAL_LINKDMA(data, xxx, *dma)
|
|
|
|
// caller must implement other half by doing: data->xxx = dma
|
|
|
|
dma->Parent = data;
|
|
|
|
|
2015-11-16 01:02:43 +00:00
|
|
|
dma_enable_clock(dma_id);
|
|
|
|
|
2015-06-10 13:06:48 +01:00
|
|
|
// if this stream was previously configured for this channel then we
|
|
|
|
// can skip most of the initialisation
|
2015-11-16 01:02:43 +00:00
|
|
|
uint8_t channel_uint8 = DMA_CHANNEL_AS_UINT8(dma_channel);
|
|
|
|
if (dma_last_channel[dma_id] == channel_uint8) {
|
2015-06-10 13:06:48 +01:00
|
|
|
goto same_channel;
|
|
|
|
}
|
2015-11-16 01:02:43 +00:00
|
|
|
dma_last_channel[dma_id] = channel_uint8;
|
2015-06-10 13:06:48 +01:00
|
|
|
|
|
|
|
// reset and configure DMA peripheral
|
2015-11-16 01:02:43 +00:00
|
|
|
if (HAL_DMA_GetState(dma) != HAL_DMA_STATE_RESET) {
|
|
|
|
HAL_DMA_DeInit(dma);
|
|
|
|
}
|
2015-06-10 13:06:48 +01:00
|
|
|
HAL_DMA_Init(dma);
|
2015-10-31 17:44:20 +00:00
|
|
|
HAL_NVIC_SetPriority(dma_irqn[dma_id], IRQ_PRI_DMA, IRQ_SUBPRI_DMA);
|
2015-06-10 13:06:48 +01:00
|
|
|
|
|
|
|
same_channel:
|
|
|
|
HAL_NVIC_EnableIRQ(dma_irqn[dma_id]);
|
|
|
|
}
|
|
|
|
|
|
|
|
void dma_deinit(DMA_HandleTypeDef *dma) {
|
|
|
|
int dma_id = get_dma_id(dma->Instance);
|
|
|
|
HAL_NVIC_DisableIRQ(dma_irqn[dma_id]);
|
|
|
|
dma_handle[dma_id] = NULL;
|
2015-11-16 01:02:43 +00:00
|
|
|
|
|
|
|
dma_disable_clock(dma_id);
|
2015-06-10 13:06:48 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
void dma_invalidate_channel(DMA_Stream_TypeDef *dma_stream, uint32_t dma_channel) {
|
|
|
|
int dma_id = get_dma_id(dma_stream);
|
2015-11-16 01:02:43 +00:00
|
|
|
if (dma_last_channel[dma_id] == DMA_CHANNEL_AS_UINT8(dma_channel)) {
|
|
|
|
dma_last_channel[dma_id] = DMA_INVALID_CHANNEL;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-11-24 15:40:59 +00:00
|
|
|
// Called from the SysTick handler
|
|
|
|
// We use LSB of tick to select which controller to process
|
|
|
|
void dma_idle_handler(int tick) {
|
2015-11-16 01:02:43 +00:00
|
|
|
static const uint32_t controller_mask[] = {
|
|
|
|
DMA1_ENABLE_MASK, DMA2_ENABLE_MASK
|
|
|
|
};
|
2015-11-24 15:40:59 +00:00
|
|
|
{
|
|
|
|
int controller = tick & 1;
|
2015-11-16 01:02:43 +00:00
|
|
|
if (dma_idle.counter[controller] == 0) {
|
2015-11-24 15:40:59 +00:00
|
|
|
return;
|
2015-11-16 01:02:43 +00:00
|
|
|
}
|
|
|
|
if (++dma_idle.counter[controller] > DMA_IDLE_TICK_MAX) {
|
|
|
|
if ((dma_enable_mask & controller_mask[controller]) == 0) {
|
|
|
|
// Nothing is active and we've reached our idle timeout,
|
|
|
|
// Now we'll really disable the clock.
|
|
|
|
dma_idle.counter[controller] = 0;
|
|
|
|
if (controller == 0) {
|
|
|
|
__DMA1_CLK_DISABLE();
|
|
|
|
} else {
|
|
|
|
__DMA2_CLK_DISABLE();
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
// Something is still active, but the counter never got
|
|
|
|
// reset, so we'll reset the counter here.
|
|
|
|
dma_idle.counter[controller] = 1;
|
|
|
|
}
|
|
|
|
}
|
2015-06-10 13:06:48 +01:00
|
|
|
}
|
|
|
|
}
|