2021-03-24 12:18:56 +00:00
|
|
|
#include "st7789.hpp"
|
|
|
|
|
|
|
|
#include <cstdlib>
|
|
|
|
#include <math.h>
|
|
|
|
|
|
|
|
#include "hardware/dma.h"
|
|
|
|
#include "hardware/pwm.h"
|
|
|
|
|
|
|
|
namespace pimoroni {
|
|
|
|
uint8_t madctl;
|
|
|
|
uint16_t caset[2] = {0, 0};
|
|
|
|
uint16_t raset[2] = {0, 0};
|
|
|
|
|
2021-04-23 13:22:00 +01:00
|
|
|
enum MADCTL : uint8_t {
|
|
|
|
ROW_ORDER = 0b10000000,
|
|
|
|
COL_ORDER = 0b01000000,
|
|
|
|
SWAP_XY = 0b00100000, // AKA "MV"
|
|
|
|
SCAN_ORDER = 0b00010000,
|
|
|
|
RGB = 0b00001000,
|
|
|
|
HORIZ_ORDER = 0b00000100
|
|
|
|
};
|
|
|
|
|
|
|
|
#define ROT_240_240_0 0
|
|
|
|
#define ROT_240_240_90 MADCTL::SWAP_XY | MADCTL::HORIZ_ORDER | MADCTL::COL_ORDER
|
|
|
|
#define ROT_240_240_180 MADCTL::SCAN_ORDER | MADCTL::HORIZ_ORDER | MADCTL::COL_ORDER | MADCTL::ROW_ORDER
|
|
|
|
#define ROT_240_240_270 MADCTL::SWAP_XY | MADCTL::HORIZ_ORDER | MADCTL::ROW_ORDER
|
|
|
|
|
|
|
|
enum reg {
|
|
|
|
SWRESET = 0x01,
|
2021-05-06 14:21:12 +01:00
|
|
|
TEOFF = 0x34,
|
2021-04-23 13:22:00 +01:00
|
|
|
TEON = 0x35,
|
|
|
|
MADCTL = 0x36,
|
|
|
|
COLMOD = 0x3A,
|
|
|
|
GCTRL = 0xB7,
|
|
|
|
VCOMS = 0xBB,
|
|
|
|
LCMCTRL = 0xC0,
|
|
|
|
VDVVRHEN = 0xC2,
|
|
|
|
VRHS = 0xC3,
|
|
|
|
VDVS = 0xC4,
|
|
|
|
FRCTRL2 = 0xC6,
|
2021-07-20 15:22:31 +01:00
|
|
|
PWCTRL1 = 0xD0,
|
|
|
|
PORCTRL = 0xB2,
|
2021-04-23 13:22:00 +01:00
|
|
|
GMCTRP1 = 0xE0,
|
|
|
|
GMCTRN1 = 0xE1,
|
|
|
|
INVOFF = 0x20,
|
|
|
|
SLPOUT = 0x11,
|
|
|
|
DISPON = 0x29,
|
|
|
|
GAMSET = 0x26,
|
|
|
|
DISPOFF = 0x28,
|
|
|
|
RAMWR = 0x2C,
|
|
|
|
INVON = 0x21,
|
|
|
|
CASET = 0x2A,
|
|
|
|
RASET = 0x2B
|
|
|
|
};
|
|
|
|
|
2021-03-24 12:18:56 +00:00
|
|
|
void ST7789::init(bool auto_init_sequence, bool round) {
|
|
|
|
// configure spi interface and pins
|
|
|
|
spi_init(spi, spi_baud);
|
|
|
|
|
|
|
|
gpio_set_function(dc, GPIO_FUNC_SIO);
|
|
|
|
gpio_set_dir(dc, GPIO_OUT);
|
|
|
|
|
|
|
|
gpio_set_function(cs, GPIO_FUNC_SIO);
|
|
|
|
gpio_set_dir(cs, GPIO_OUT);
|
|
|
|
|
|
|
|
gpio_set_function(sck, GPIO_FUNC_SPI);
|
|
|
|
gpio_set_function(mosi, GPIO_FUNC_SPI);
|
|
|
|
|
2021-04-20 10:54:10 +01:00
|
|
|
if(miso != PIN_UNUSED) {
|
2021-03-24 12:18:56 +00:00
|
|
|
gpio_set_function(miso, GPIO_FUNC_SPI);
|
|
|
|
}
|
|
|
|
|
|
|
|
// if supported by the display then the vsync pin is
|
|
|
|
// toggled high during vertical blanking period
|
2021-04-20 10:54:10 +01:00
|
|
|
if(vsync != PIN_UNUSED) {
|
2021-03-24 12:18:56 +00:00
|
|
|
gpio_set_function(vsync, GPIO_FUNC_SIO);
|
|
|
|
gpio_set_dir(vsync, GPIO_IN);
|
|
|
|
gpio_set_pulls(vsync, false, true);
|
|
|
|
}
|
|
|
|
|
|
|
|
// if a backlight pin is provided then set it up for
|
|
|
|
// pwm control
|
2021-04-20 10:54:10 +01:00
|
|
|
if(bl != PIN_UNUSED) {
|
2021-03-24 12:18:56 +00:00
|
|
|
pwm_config cfg = pwm_get_default_config();
|
|
|
|
pwm_set_wrap(pwm_gpio_to_slice_num(bl), 65535);
|
|
|
|
pwm_init(pwm_gpio_to_slice_num(bl), &cfg, true);
|
|
|
|
gpio_set_function(bl, GPIO_FUNC_PWM);
|
2021-04-19 16:36:31 +01:00
|
|
|
set_backlight(255); // Turn backlight on by default to avoid nasty surprises
|
2021-03-24 12:18:56 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
// if auto_init_sequence then send initialisation sequence
|
|
|
|
// for our standard displays based on the width and height
|
|
|
|
if(auto_init_sequence) {
|
|
|
|
command(reg::SWRESET);
|
|
|
|
|
|
|
|
sleep_ms(150);
|
|
|
|
|
2021-05-06 14:21:12 +01:00
|
|
|
command(reg::TEON); // enable frame sync signal if used
|
2021-03-24 12:18:56 +00:00
|
|
|
command(reg::COLMOD, 1, "\x05"); // 16 bits per pixel
|
|
|
|
|
2021-05-06 14:21:12 +01:00
|
|
|
if(width == 240 && height == 240) {
|
2021-07-20 15:22:31 +01:00
|
|
|
command(reg::PORCTRL, 5, "\x0c\x0c\x00\x33\x33");
|
2021-05-06 14:21:12 +01:00
|
|
|
command(reg::GCTRL, 1, "\x14");
|
|
|
|
command(reg::VCOMS, 1, "\x37");
|
|
|
|
command(reg::LCMCTRL, 1, "\x2c");
|
|
|
|
command(reg::VDVVRHEN, 1, "\x01");
|
|
|
|
command(reg::VRHS, 1, "\x12");
|
|
|
|
command(reg::VDVS, 1, "\x20");
|
2021-07-20 15:22:31 +01:00
|
|
|
command(reg::PWCTRL1, 2, "\xa4\xa1");
|
|
|
|
command(reg::FRCTRL2, 1, "\x0f");
|
2021-05-06 14:21:12 +01:00
|
|
|
command(reg::GMCTRP1, 14, "\xD0\x04\x0D\x11\x13\x2B\x3F\x54\x4C\x18\x0D\x0B\x1F\x23");
|
|
|
|
command(reg::GMCTRN1, 14, "\xD0\x04\x0C\x11\x13\x2C\x3F\x44\x51\x2F\x1F\x1F\x20\x23");
|
|
|
|
}
|
|
|
|
|
2021-03-24 12:18:56 +00:00
|
|
|
command(reg::INVON); // set inversion mode
|
|
|
|
command(reg::SLPOUT); // leave sleep mode
|
|
|
|
command(reg::DISPON); // turn display on
|
|
|
|
|
|
|
|
sleep_ms(100);
|
|
|
|
|
|
|
|
// setup correct addressing window
|
|
|
|
if(width == 240 && height == 240) {
|
|
|
|
caset[0] = 0;
|
|
|
|
caset[1] = 239;
|
|
|
|
raset[0] = round ? 40 : 0;
|
|
|
|
raset[1] = round ? 279 : 239;
|
|
|
|
madctl = MADCTL::HORIZ_ORDER;
|
|
|
|
}
|
|
|
|
|
|
|
|
if(width == 240 && height == 135) {
|
|
|
|
caset[0] = 40; // 240 cols
|
|
|
|
caset[1] = 279;
|
|
|
|
raset[0] = 53; // 135 rows
|
|
|
|
raset[1] = 187;
|
|
|
|
madctl = MADCTL::COL_ORDER | MADCTL::SWAP_XY | MADCTL::SCAN_ORDER;
|
|
|
|
}
|
|
|
|
|
|
|
|
if(width == 135 && height == 240) {
|
|
|
|
caset[0] = 52; // 135 cols
|
|
|
|
caset[1] = 186;
|
|
|
|
raset[0] = 40; // 240 rows
|
|
|
|
raset[1] = 279;
|
|
|
|
madctl = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Byte swap the 16bit rows/cols values
|
|
|
|
caset[0] = __builtin_bswap16(caset[0]);
|
|
|
|
caset[1] = __builtin_bswap16(caset[1]);
|
|
|
|
raset[0] = __builtin_bswap16(raset[0]);
|
|
|
|
raset[1] = __builtin_bswap16(raset[1]);
|
|
|
|
|
|
|
|
command(reg::CASET, 4, (char *)caset);
|
|
|
|
command(reg::RASET, 4, (char *)raset);
|
|
|
|
command(reg::MADCTL, 1, (char *)&madctl);
|
|
|
|
}
|
|
|
|
|
|
|
|
// the dma transfer works but without vsync it's not that useful as you could
|
|
|
|
// be updating the framebuffer during transfer...
|
|
|
|
//
|
|
|
|
// this could be avoided by creating another buffer to draw into and flip
|
|
|
|
// buffers (but costs another ~100kb of ram)
|
|
|
|
//
|
|
|
|
// it's probably not worth it for this particular usecase but will consider it
|
|
|
|
// some more...
|
|
|
|
|
|
|
|
// setup spi for 16-bit transfers
|
|
|
|
// spi_set_format(spi, 16, SPI_CPOL_0, SPI_CPHA_0, SPI_MSB_FIRST);
|
|
|
|
|
|
|
|
// initialise dma channel for transmitting pixel data to screen
|
|
|
|
// dma_channel = dma_claim_unused_channel(true);
|
|
|
|
// dma_channel_config config = dma_channel_get_default_config(dma_channel);
|
|
|
|
// channel_config_set_transfer_data_size(&config, DMA_SIZE_16);
|
|
|
|
// channel_config_set_dreq(&config, spi_get_index(spi) ? DREQ_SPI1_TX : DREQ_SPI0_TX);
|
|
|
|
// dma_channel_configure(
|
|
|
|
// dma_channel, &config, &spi_get_hw(spi)->dr, frame_buffer, width * height, false);
|
|
|
|
}
|
|
|
|
|
2021-03-30 15:15:13 +01:00
|
|
|
spi_inst_t* ST7789::get_spi() const {
|
|
|
|
return spi;
|
|
|
|
}
|
|
|
|
|
2021-04-20 10:54:10 +01:00
|
|
|
uint ST7789::get_cs() const {
|
2021-03-30 15:15:13 +01:00
|
|
|
return cs;
|
|
|
|
}
|
|
|
|
|
2021-04-20 10:54:10 +01:00
|
|
|
uint ST7789::get_dc() const {
|
2021-03-30 15:15:13 +01:00
|
|
|
return dc;
|
|
|
|
}
|
|
|
|
|
2021-04-20 10:54:10 +01:00
|
|
|
uint ST7789::get_sck() const {
|
2021-03-30 15:15:13 +01:00
|
|
|
return sck;
|
|
|
|
}
|
|
|
|
|
2021-04-20 10:54:10 +01:00
|
|
|
uint ST7789::get_mosi() const {
|
2021-03-30 15:15:13 +01:00
|
|
|
return mosi;
|
|
|
|
}
|
|
|
|
|
2021-04-20 10:54:10 +01:00
|
|
|
uint ST7789::get_bl() const {
|
2021-03-30 15:15:13 +01:00
|
|
|
return bl;
|
|
|
|
}
|
|
|
|
|
2021-03-24 12:18:56 +00:00
|
|
|
void ST7789::command(uint8_t command, size_t len, const char *data) {
|
|
|
|
//dma_channel_wait_for_finish_blocking(dma_channel);
|
|
|
|
|
|
|
|
gpio_put(cs, 0);
|
|
|
|
|
|
|
|
gpio_put(dc, 0); // command mode
|
|
|
|
spi_write_blocking(spi, &command, 1);
|
|
|
|
|
|
|
|
if(data) {
|
|
|
|
gpio_put(dc, 1); // data mode
|
|
|
|
spi_write_blocking(spi, (const uint8_t*)data, len);
|
|
|
|
}
|
|
|
|
|
|
|
|
gpio_put(cs, 1);
|
|
|
|
}
|
|
|
|
|
|
|
|
void ST7789::update(bool dont_block) {
|
2021-05-06 14:21:12 +01:00
|
|
|
command(reg::RAMWR, width * height * sizeof(uint16_t), (const char*)frame_buffer);
|
2021-03-24 12:18:56 +00:00
|
|
|
|
|
|
|
/*if(dma_channel_is_busy(dma_channel) && dont_block) {
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
dma_channel_wait_for_finish_blocking(dma_channel);
|
|
|
|
|
|
|
|
uint8_t r = reg::RAMWR;
|
|
|
|
|
|
|
|
gpio_put(cs, 0);
|
|
|
|
|
|
|
|
gpio_put(dc, 0); // command mode
|
|
|
|
spi_write_blocking(spi, &r, 1);
|
|
|
|
|
|
|
|
gpio_put(dc, 1); // data mode
|
|
|
|
|
|
|
|
dma_channel_set_read_addr(dma_channel, frame_buffer, true);*/
|
|
|
|
}
|
|
|
|
|
|
|
|
void ST7789::set_backlight(uint8_t brightness) {
|
|
|
|
// gamma correct the provided 0-255 brightness value onto a
|
|
|
|
// 0-65535 range for the pwm counter
|
|
|
|
float gamma = 2.8;
|
|
|
|
uint16_t value = (uint16_t)(pow((float)(brightness) / 255.0f, gamma) * 65535.0f + 0.5f);
|
|
|
|
pwm_set_gpio_level(bl, value);
|
|
|
|
}
|
|
|
|
|
|
|
|
void ST7789::vsync_callback(gpio_irq_callback_t callback) {
|
|
|
|
gpio_set_irq_enabled_with_callback(vsync, GPIO_IRQ_EDGE_RISE, true, callback);
|
|
|
|
}
|
|
|
|
|
|
|
|
void ST7789::flip(){
|
|
|
|
madctl ^= MADCTL::ROW_ORDER | MADCTL::COL_ORDER;
|
|
|
|
command(reg::MADCTL, 1, (char *)&madctl);
|
|
|
|
}
|
|
|
|
}
|